Test MP+dmb.sy+pos-[fr-rf]-pos-ctrl-addr

AArch64 MP+dmb.sy+pos-[fr-rf]-pos-ctrl-addr
"DMB.SYdWW Rfe PosRR FrLeave RfBack PosRR DpCtrldR DpAddrdR Fre"
Cycle=Rfe PosRR FrLeave RfBack PosRR DpCtrldR DpAddrdR Fre DMB.SYdWW
Relax=
Safe=Rfe Fre PosRR DMB.SYdWW DpAddrdR DpCtrldR [FrLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe PosRR FrLeave RfBack PosRR DpCtrldR DpAddrdR Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X6=z; 1:X9=x;
2:X1=y;
}
 P0          | P1                  | P2          ;
 MOV W0,#1   | LDR W0,[X1]         | MOV W0,#2   ;
 STR W0,[X1] | LDR W2,[X1]         | STR W0,[X1] ;
 DMB SY      | LDR W3,[X1]         |             ;
 MOV W2,#1   | LDR W4,[X1]         |             ;
 STR W2,[X3] | CBNZ W4,LC00        |             ;
             | LC00:               |             ;
             | LDR W5,[X6]         |             ;
             | EOR W7,W5,W5        |             ;
             | LDR W8,[X9,W7,SXTW] |             ;
Observed
    y=2; x=1; 1:X8=1; 1:X4=2; 1:X3=2; 1:X2=0; 1:X0=1;
and y=2; x=1; 1:X8=1; 1:X4=1; 1:X3=1; 1:X2=0; 1:X0=1;
and y=1; x=1; 1:X8=1; 1:X4=1; 1:X3=1; 1:X2=0; 1:X0=1;